# Very Low I<sub>q</sub> LD0 150 mA Regulator with RESET and Delay Time Select

The NCV8660 is a precision very low Iq low dropout voltage regulator. Quiescent currents as low as  $28 \,\mu\text{A}$  typical make it ideal for automotive applications requiring low quiescent current with or without a load. Integrated control features such as Reset and Delay Time Select make it ideal for powering microprocessors.

It is available with a fixed output voltage of 5.0 V and 3.3 V and regulates within  $\pm 2.0\%$ .

## Features

- Fixed Output Voltage of 5 V and 3.3 V
- $\pm 2.0\%$  Output Voltage up to V<sub>BAT</sub> = 40 V
- Output Current up to 150 mA
- Microprocessor Compatible Control Functions:
  - Delay Time Select
  - RESET Output
- NCV Prefix for Automotive
  - Site and Change Control
  - AEC-Q100 Qualified
- Low Dropout Voltage
- Low Quiescent Current of 28 μA Typical
- Stable Under No Load Conditions
- Protection Features:
  - Thermal Shutdown
  - Short Circuit
- These are Pb–Free Devices

## Applications

- Automotive:
  - Body Control Module
  - Instrument and Clusters
  - Occupant Protection and Comfort
  - Powertrain
- Battery Powered Consumer Electronics



Figure 1. Application Diagram



# **ON Semiconductor®**

http://onsemi.com



#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the dimensions section on page 12 of this data sheet.

## **PIN DESCRIPTIONS**

| Р      | in              |                |                                                                                                          |
|--------|-----------------|----------------|----------------------------------------------------------------------------------------------------------|
| DPAK   | SOIC-8<br>FUSED | Symbol         | Function                                                                                                 |
| 1      | 1               | IN             | Input Supply Voltage. 0.1 $\mu\text{F}$ bypass capacitor to GND at the IC.                               |
| 2      | 2               | R <sub>O</sub> | Reset Output. CMOS compatible output. Goes low when $V_{\text{OUT}}$ drops by more than 7% from nominal. |
| 3, Tab | 5–8             | GND            | Ground                                                                                                   |
| 4      | 3               | DT             | Reset Delay Time Select. Short to GND or connect to OUT to select time.                                  |
| 5      | 4               | OUT            | Regulated Voltage Output. 2.2 $\mu$ F to ground for typical applications.                                |



Figure 2. Block Diagram

### **ABSOLUTE MAXIMUM RATINGS**

| Rating                                                                                       |                  | Symbol             | Min                | Мах  | Unit |
|----------------------------------------------------------------------------------------------|------------------|--------------------|--------------------|------|------|
| Input Voltage (IN)                                                                           |                  | V <sub>IN</sub>    | -0.3               | 40   | V    |
| Input Current                                                                                |                  | I <sub>IN</sub>    | -1.0               | -    | mA   |
| Output Voltage (OUT)<br>DC<br>Transient, t < 10 s (Note 1)                                   | V <sub>OUT</sub> | -0.3<br>-0.3       | 5.5<br>16          | V    |      |
| Output Current (OUT)                                                                         | I <sub>OUT</sub> | -1.0               | Current<br>Limited | mA   |      |
| Storage Temperature Range                                                                    | T <sub>STG</sub> | -55                | 150                | °C   |      |
| DT (Reset Delay Time Select) Voltage (Note 2)                                                | V <sub>DT</sub>  | -0.3               | 16                 | V    |      |
| DT (Reset Delay Time Select) Current (Note 2)                                                | I <sub>DT</sub>  | -1.0               | 1.0                | mA   |      |
| RO (Reset Output) Voltage<br>DC<br>Transient, t < 10 s                                       | V <sub>RO</sub>  | -0.3<br>-0.3       | 5.5<br>16          | V    |      |
| RO (Reset Output) Current                                                                    |                  | I <sub>RO</sub>    | -1.0               | 1.0  | mA   |
| ESD CAPABILITY                                                                               |                  | •                  | •                  |      |      |
| ESD Capability, Human Body Model (Note 3)                                                    |                  | ESD <sub>HB</sub>  | -2.0               | 2.0  | kV   |
| ESD Capability, Machine Model (Note 3)                                                       |                  | ESD <sub>MM</sub>  | -200               | 200  | V    |
| ESD Capability, Charged Device Model (Note 3                                                 | 3)               | ESD <sub>CDM</sub> | -1.0               | 1.0  | kV   |
| THERMAL RESISTANCE                                                                           |                  |                    |                    |      | -    |
| Junction-to-Case (Note 4)                                                                    | DPAK 5           | $R_{\theta JC}$    | 15                 |      | °C/W |
| Junction-to-Ambient (Note 4)                                                                 | DPAK 5           | $R_{	hetaJA}$      | 66                 |      | °C/W |
| Junction-to-Tab (Note 4)                                                                     | DPAK 5           | $R_{\theta JT}$    | 4.0                |      | °C/W |
| Junction-to-Ambient (Note 4)                                                                 | SOIC-8 FUSED     | $R_{\thetaJA}$     | 1                  | 04   | °C/W |
| Junction-to-Lead (pin 6) (Note 4)                                                            | $R_{\theta JT}$  | ;                  | 33                 | °C/W |      |
| LEAD SOLDERING TEMPERATURE AND MS                                                            | SL .             |                    |                    |      |      |
| Moisture Sensitivity Level                                                                   | MSL              |                    | 3                  | -    |      |
| Lead Temperature Soldering: SMD style only, I<br>Pb-Free Part 60 – 150 sec above 217°C, 40 s | SLD              | -                  | 265 peak           | °C   |      |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.1. The output voltage must not exceed the input voltage.

External resistor required to minimize current to less than 1 mA when the control voltage is above 16 V.

3. This device series incorporates ESD protection and is tested by the following methods:

ESD HBM tested per AEC-Q100-002 (EIA/JESD22-A114) ESD MM tested per AEC-Q100-003 (EIA/JESD22-A115)

ESD CDM tested per EIA/JESD22/C101, Field Induced Charge Model

4. Values represented typical steady-state thermal performance on 1 oz. copper FR4 PCB with 1 in<sup>2</sup> copper area.

5. Per IPC / JEDEC J-STD-020C.

#### **OPERATING RANGE**

| Pin Symbol, Parameter                           | Symbol          | Min | Мах | Unit |
|-------------------------------------------------|-----------------|-----|-----|------|
| V <sub>IN</sub> , Input Voltage Operating Range | V <sub>IN</sub> | 4.5 | 40  | V    |
| Junction Temperature Range                      | TJ              | -40 | 150 | °C   |

# $\label{eq:expectation} \textbf{ELECTRICAL CHARACTERISTICS} \ 5.5 \ V < V_{IN} < 40 \ V, \ -40^{\circ}C \leq T_J \leq +150^{\circ}C, \ \text{unless otherwise specified}$

| Characteristic              | Symbol           | Conditions                                                                                  |     | Тур | Max | Unit |
|-----------------------------|------------------|---------------------------------------------------------------------------------------------|-----|-----|-----|------|
| GENERAL                     |                  |                                                                                             |     |     |     |      |
| Quiescent Current           | ۱ <sub>q</sub>   | 100 $\mu$ A < I <sub>OUT</sub> < 150mA, V <sub>IN</sub> = 13.2V, T <sub>J</sub> = 25°C      | -   | 25  | 30  | μΑ   |
|                             |                  | 100 $\mu$ A < I <sub>OUT</sub> < 150mA, V <sub>IN</sub> = 13.2V, T <sub>J</sub> $\leq$ 85°C | -   | -   | 40  |      |
| Thermal Shutdown (Note 6)   | T <sub>SD</sub>  |                                                                                             | 150 | 175 | 195 | °C   |
| Thermal Hysteresis (Note 6) | T <sub>HYS</sub> |                                                                                             | -   | 25  | -   | °C   |

#### OUT

| Output Voltage                         | V <sub>OUT</sub>  | 6 V $\leq$ V $_{IN}$ $\leq$ 16 V, 0.1 mA $\leq$ $I_{OUT}$ $\leq$ 150 mA                                                                            | 4.9   | 5.0   | 5.1   | V  |
|----------------------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|----|
|                                        |                   | 6 V $\leq$ V <sub>IN</sub> $\leq$ 40 V, 0.1 mA $\leq$ I <sub>OUT</sub> $\leq$ 100 mA                                                               | 4.9   | 5.0   | 5.1   |    |
|                                        |                   | 5.6 V $\leq$ V $_{IN}$ $\leq$ 16 V, 0 mA $\leq$ I $_{OUT}$ $\leq$ 150 mA, $-40^\circ C \leq$ T $_J$ $\leq$ +125 $^\circ C$                         | 4.9   | 5.0   | 5.1   |    |
| Output Voltage                         | V <sub>OUT</sub>  | 5.5 V $\leq$ V $_{IN}$ $\leq$ 16 V, 0.1 mA $\leq$ $I_{OUT}$ $\leq$ 150 mA                                                                          | 3.234 | 3.3   | 3.366 | V  |
|                                        |                   | $5.5 \text{ V} \le \text{V}_{\text{IN}} \le 40 \text{ V}, 0.1 \text{ mA} \le \text{I}_{\text{OUT}} \le 100 \text{ mA}$                             | 3.234 | 3.3   | 3.366 |    |
| Output Current Limit                   | I <sub>CL</sub>   | OUT = 96% x V <sub>OUT</sub> nominal                                                                                                               | 205   | -     | 525   | mA |
| Output Current Limit,<br>Short Circuit | I <sub>SCKT</sub> | OUT = 0 V                                                                                                                                          | 205   | -     | 525   | mA |
| Load Regulation                        | $\Delta V_{OUT}$  | $V_{IN} = 13.2 \text{ V}, I_{OUT} = 0.1 \text{ mA to } 150 \text{ mA}$                                                                             | -40   | 10    | 40    | mV |
| Line Regulation                        | $\Delta V_{OUT}$  | $I_{OUT} = 5 \text{ mA}, V_{IN} = 6 \text{ V to } 28 \text{ V}$                                                                                    | -20   | 0     | 20    | mV |
| Dropout Voltage – 5.0 V Only           | V <sub>DR</sub>   | $I_{OUT}$ = 100 mA, (Note 7) $V_{DR}$ = $V_{IN}-V_{OUT},~(\Delta V_{OUT}$ = –100 mV)                                                               | -     | 0.225 | 0.45  | V  |
|                                        |                   | $ \begin{array}{l} I_{OUT} = 150 \text{ mA, (Note 7)} \\ V_{DR} = V_{IN} - V_{OUT}, \ (\Delta V_{OUT} = -100 \text{ mV}) \end{array} \end{array} $ | -     | 0.30  | 0.60  |    |
| Output Load Capacitance                | CO                | Output capacitance for stability                                                                                                                   | 2.2   | -     | -     | μF |
| Power Supply Ripple Rejection          | PSRR              | V <sub>IN</sub> = 13.2 V, 0.5 V <sub>PP</sub> , 100 Hz                                                                                             | -     | 60    | -     | dB |

#### DT (Reset Delay Time Select)

| Threshold Voltage High |          | 2 | - | -   | V  |
|------------------------|----------|---|---|-----|----|
| Low                    |          | - | - | 0.8 | V  |
| Input Current          | DT = 5 V | - | - | 1.0 | μΑ |

## RO, Reset Output

| RESET Threshold               | V <sub>Rf</sub>    | V <sub>OUT</sub> decreasing                                    | 90                       | 93                       | 96               | %V <sub>OUT</sub> |
|-------------------------------|--------------------|----------------------------------------------------------------|--------------------------|--------------------------|------------------|-------------------|
| RESET Threshold Hysteresis    | V <sub>Rhys</sub>  |                                                                | -                        | 2.0                      | -                | %V <sub>OUT</sub> |
| RO Output Low                 | V <sub>RL</sub>    | 10 k $\Omega$ RESET to OUT, V <sub>OUT</sub> = 4.5 V           | -                        | 0.2                      | 0.4              | V                 |
| RO Output High (OUT-RO)       | V <sub>RH</sub>    | 10 kΩ RESET to GND                                             | V <sub>OUT</sub><br>-0.4 | V <sub>OUT</sub><br>-0.2 | V <sub>OUT</sub> | V                 |
| Reset Reaction Time           | t <sub>RR</sub>    | V <sub>OUT</sub> into UV to RESET Low                          | 16                       | 25                       | 38               | μsec              |
| Input Voltage Reset Threshold | V <sub>IN_RT</sub> | V <sub>IN</sub> Decreasing, V <sub>OUT</sub> > V <sub>RT</sub> | -                        | 3.8                      | 4.25             | V                 |

#### **RESET Delay with DT Selection**

Not production tested, guaranteed by design.
Dropout at a given current level is defined as the voltage difference of V<sub>IN</sub> to V<sub>OUT</sub> with V<sub>IN</sub> decreasing until the output drops by 100 mV.

## **TYPICAL OPERATING CHARACTERISTICS**



## **TYPICAL OPERATING CHARACTERISTICS**





Figure 13. Quiescent Current vs. Temperature

Figure 12. Quiescent Current vs. Input Voltage

16





# **TYPICAL OPERATING CHARACTERISTICS**



## **TYPICAL OPERATING CHARACTERISTICS**





### DETAILED OPERATING DESCRIPTION

#### General

The NCV8660 is a 5 V and 3.3 V linear regulator providing low drop-out voltage for 150 mA at low quiescent current levels. Also featured in this part is a reset output with selectable delay times. Delay times are selectable via part selection and control through the Delay Time Select (DT) pin. No pull-up resistor is needed on the reset output (RO). Pull-up and pull-down capability are included. Only a small bypass capacitor on the input (IN) supply pin and output (OUT) voltage pin are required for normal operation. Thermal shutdown functionality protects the IC from damage caused from excessively high temperatures appearing on the IC.

#### **Output Voltage**

Output stability is determined by the capacitor selected from OUT to GND. The NCV8660 has been designed to work with low ESR (equivalent series resistance) ceramic capacitors. The device is extremely stable using virtually any capacitor 2.2  $\mu$ F and above. Reference the Output Capacitor Stability graph in Figure 21.

The output capacitor value will affect overshoot during power-up. A lower value capacitor will cause higher overshoot on the output. System evaluation should be performed with minimum loading for evaluation of overshoot.

Selection of process technology for the NCV8660 allows for low quiescent current independent of loading. Quiescent current will remain flat across the entire range of loads providing a low quiescent current condition in standby and under heavy loads. This is highly beneficial to systems requiring microprocessor interrupts during standby mode as duty cycle and load changes have no impact on the standby current. Reference Figure 14 for Quiescent Current vs Output Current.

#### **Current Limit**

Current limit is provided on OUT to protect the IC. The minimum specification is 205 mA. Current limit is specified under two conditions (OUT = 96% x OUT nominal) and (OUT = 0 V). No fold-back circuitry exists. Any measured differences can be attributed to change in die temperature. The part may be operated up to 205 mA provided thermal die temperature is considered and is kept below 150°C. Degradation of electrical parameters at this current is expected at these elevated levels. A reset (RO) will not occur with a load less than 205 mA.

#### Reset Output

A reset signal is provided on the Reset Output (RO) pin to provide feedback to the microprocessor of an out of regulation condition. This is in the form of a logic signal on RO. Output (OUT) voltage conditions below the RESET threshold cause RO to go low. The RO integrity is maintained down to OUT = 1.0 V.

The Reset Output (RO) circuitry includes an active internal pullup to the output (OUT) as shown in Figure 24. No external pullup is neccessary.



Figure 24. Reset Output Circuitry



During power-up (or restoring OUT voltage from a reset event), the OUT voltage must be maintained above the Reset threshold for the Reset Delay time before RO goes high. The time for Reset Delay is determined by the choice of IC and the state of the DT pin.

#### **Reset Delay Time Select**

Selection of the NCV8660 device and the state of the DT pin determines the available Reset Delay times. The part is designed for use with DT tied to ground or OUT, but may be controlled by any logic signal which provides a threshold between 0.8 V and 2 V. The default condition for an open DT pin is the slower Reset time (DT = GND condition). Times are in pairs and are highlighted in the chart below. Consult factory for availability.

|          | DT=GND     | DT=OUT     |
|----------|------------|------------|
|          | Reset Time | Reset Time |
| NCV86601 | 8 ms       | 128 ms     |
| NCV86602 | 8 ms       | 32 ms      |
| NCV86603 | 16 ms      | 64 ms      |
| NCV86604 | 32 ms      | 128 ms     |

The Delay Time select (DT) pin is logic level controlled and provides Reset Delay time per the chart. Note the DT pin is sampled only when RO is low, and changes to the DT pin when RO is high will not effect the reset delay time.

#### **Thermal Shutdown**

When the die temperature exceeds the Thermal Shutdown threshold, a Thermal Shutdown event is detected OUT is turned off, and RO goes low. The IC will remain in this state until the die temperature moves below the shutdown threshold (175°C typical) minus the hysteresis factor (25°C typical). The output will then turn back on and RO will go high after the RESET Delay time.





## **ORDERING INFORMATION**

| Device          | Output Voltage | Reset Delay Time,<br>DT to GND | Reset Delay Time,<br>DT to OUT | Package                   | Shipping <sup>†</sup> |
|-----------------|----------------|--------------------------------|--------------------------------|---------------------------|-----------------------|
| NCV86601DT50RKG |                | 8 ms                           | 128 ms                         |                           |                       |
| NCV86602DT50RKG |                | 8 ms                           | 32 ms                          | DPAK                      |                       |
| NCV86603DT50RKG |                | 16 ms                          | 64 ms                          | (Pb-Free)                 | 2500 / Tape & Reel    |
| NCV86604DT50RKG |                | 32 ms                          | 128 ms                         |                           |                       |
| NCV86601D50G    | 5.0 V          | 8 ms                           | 128 ms                         |                           | 98 Units / Rail       |
| NCV86601D50R2G  |                | 8 ms                           | 128 ms                         |                           |                       |
| NCV86602D50R2G  |                | 8 ms                           | 32 ms                          | SOIC-8 FUSED<br>(Pb-Free) |                       |
| NCV86603D50R2G  |                | 16 ms                          | 64 ms                          | ,                         | 2500 / Tape & Reel    |
| NCV86604D50R2G  |                | 32 ms                          | 128 ms                         |                           |                       |
| NCV86601DT33RKG |                | 8 ms                           | 128 ms                         |                           |                       |
| NCV86602DT33RKG |                | 8 ms                           | 32 ms                          | DPAK                      |                       |
| NCV86603DT33RKG |                | 16 ms                          | 64 ms                          | (Pb-Free)                 | 2500 / Tape & Reel    |
| NCV86604DT33RKG |                | 32 ms                          | 128 ms                         |                           |                       |
| NCV86601D33R2G  | 3.3 V          | 8 ms                           | 128 ms                         |                           |                       |
| NCV86602D33R2G  | 1              | 8 ms                           | 32 ms                          | SOIC-8 FUSED              |                       |
| NCV86603D33R2G  | 1              | 16 ms                          | 64 ms                          | (Pb-Free)                 | 2500 / Tape & Reel    |
| NCV86604D33R2G  | 1              | 32 ms                          | 128 ms                         |                           |                       |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

## PACKAGE DIMENSIONS

**DPAK 5, CENTER LEAD CROP** DT SUFFIX CASE 175AA-01 ISSUE A



NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH.

|     | INC   | HES   | MILLIM   | IETERS |  |
|-----|-------|-------|----------|--------|--|
| DIM | MIN   | MAX   | MIN      | MAX    |  |
| Α   | 0.235 | 0.245 | 5.97     | 6.22   |  |
| В   | 0.250 | 0.265 | 6.35     | 6.73   |  |
| С   | 0.086 | 0.094 | 2.19     | 2.38   |  |
| D   | 0.020 | 0.028 | 0.51     | 0.71   |  |
| Е   | 0.018 | 0.023 | 0.46     | 0.58   |  |
| F   | 0.024 | 0.032 | 0.61     | 0.81   |  |
| G   | 0.180 | BSC   | 4.56 BSC |        |  |
| н   | 0.034 | 0.040 | 0.87     | 1.01   |  |
| J   | 0.018 | 0.023 | 0.46     | 0.58   |  |
| К   | 0.102 | 0.114 | 2.60     | 2.89   |  |
| L   | 0.045 | BSC   | 1.14 BSC |        |  |
| R   | 0.170 | 0.190 | 4.32     | 4.83   |  |
| R1  | 0.185 | 0.210 | 4.70     | 5.33   |  |
| S   | 0.025 | 0.040 | 0.63     | 1.01   |  |
| U   | 0.020 |       | 0.51     |        |  |
| V   | 0.035 | 0.050 | 0.89     | 1.27   |  |
| Z   | 0.155 | 0.170 | 3.93     | 4.32   |  |

#### **SOLDERING FOOTPRINT\***



 $\left(\frac{mm}{inches}\right)$ SCALE 4:1

\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### PACKAGE DIMENSIONS



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and 💷 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILIC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILIC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILIC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILIC obsent or any liability nor the rights of others. SCILIC products are not designed, intended, or authorized for use a components in systems intended for surgical implant into the body, or other applications are specified to the SCILIC of the S intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850

NOTES

- 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- CONTROLLING DIMENSION: MILLIMETER. DIMENSION A AND B DO NOT INCLUDE з
- MOLD PROTRUSION. 4 MAXIMUM MOLD PROTRUSION 0.15 (0.006)
- PER SIDE PER SIDE. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT 5.
- MAXIMUM MATERIAL CONDITION. 751–01 THRU 751–06 ARE OBSOLETE. NEW
- 6. STANDARD IS 751-07.

|     | MILLIN | IETERS | INC       | HES   |
|-----|--------|--------|-----------|-------|
| DIM | MIN    | MAX    | MIN       | MAX   |
| Α   | 4.80   | 5.00   | 0.189     | 0.197 |
| В   | 3.80   | 4.00   | 0.150     | 0.157 |
| С   | 1.35   | 1.75   | 0.053     | 0.069 |
| D   | 0.33   | 0.51   | 0.013     | 0.020 |
| G   | 1.27   | 7 BSC  | 0.050 BSC |       |
| н   | 0.10   | 0.25   | 0.004     | 0.010 |
| J   | 0.19   | 0.25   | 0.007     | 0.010 |
| Κ   | 0.40   | 1.27   | 0.016     | 0.050 |
| М   | 0 °    | 8 °    | 0 °       | 8 °   |
| Ν   | 0.25   | 0.50   | 0.010     | 0.020 |
| S   | 5.80   | 6.20   | 0.228     | 0.244 |

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative